# 1-of-16 Decoder/Demultiplexer with Address Latch

## **High-Performance Silicon-Gate CMOS**

The MC74HC4514 is identical in pinout to the MC14514B metal–gate CMOS device. The device inputs are compatible with standard CMOS outputs, with pullup resistors; they are compatible with LSTTL outputs.

This device consists of a 4-bit storage latch with a Latch Enable and Chip Select input. When a low signal is applied to the Latch Enable input, the Address is stored, and decoded. When the Chip Select input is high, all sixteen outputs are forced to a low level.

The Chip Select input is provided to facilitate the chip—select, demultiplexing, and cascading functions.

The demultiplexing function is accomplished by using the Address inputs to select the desired device output, and then by using the Chip Select as a data input.

- Output Drive Capability: 10 LSTTL Loads
- · Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 μA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 268 FETs or 67 Equivalent Gates

#### **LOGIC DIAGRAM**



### MC74HC4514







#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                     | Value                          | Unit |
|------------------|---------------------------------------------------------------|--------------------------------|------|
| VCC              | DC Supply Voltage (Referenced to GND)                         | - 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                          | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                         | -0.5 to V <sub>CC</sub> + 0.5  | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                     | ± 20                           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                    | ± 25                           | mA   |
| Icc              | DC Supply Current, V <sub>CC</sub> and GND Pins               | ± 50                           | mA   |
| PD               | Power Dissipation in Still Air Plastic DIP† SOIC Package†     | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                           | - 65 to + 150                  | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP) | 260                            | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation,  $V_{in}$  and  $V_{out}$  should be constrained to the range GND  $\leq$  ( $V_{in}$  or  $V_{out}$ )  $\leq$  VCC. Unused inputs must always be tied to an appropriate logic voltage

level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open.

For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### RECOMMENDED OPERATING CONDITIONS

| Symbol                             | Parameter                                            |                                                                               |             | Max                | Unit |
|------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------|-------------|--------------------|------|
| VCC                                | DC Supply Voltage (Referenced to GND)                |                                                                               |             | 6.0                | V    |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                                               |             | VCC                | V    |
| TA                                 | Operating Temperature, All Package Types             |                                                                               |             | + 125              | °C   |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time V<br>(Figure 1) V           | / <sub>CC</sub> = 2.0 V<br>/ <sub>CC</sub> = 4.5 V<br>/ <sub>CC</sub> = 6.0 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns   |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                |                                                                                                                                         |                   | Guaranteed Limit   |                    |                    |          |
|-----------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|----------|
| Symbol          | Parameter                                      | Test Conditions                                                                                                                         | v <sub>CC</sub>   | – 55 to<br>25°C    | ≤ <b>85</b> °C     | ≤ 125°C            | Unit     |
| VIH             | Minimum High-Level Input<br>Voltage            | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | <b>V</b> |
| VIL             | Maximum Low–Level Input<br>Voltage             | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                  | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V        |
| VOH             | Minimum High-Level Output<br>Voltage           | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | ٧        |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}$<br>$ I_{\text{out}}  \le 5.2 \text{ mA}$ | 4.5<br>6.0        | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |          |
| VOL             | Maximum Low–Level Output<br>Voltage            | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \mu\text{A}$                                                                  | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V        |
|                 |                                                | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}   I_{\text{out}}  \le 4.0 \text{ mA}$<br>$ I_{\text{out}}  \le 5.2 \text{ mA}$ | 4.5<br>6.0        | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |          |
| l <sub>in</sub> | Maximum Input Leakage Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                | 6.0               | ± 0.1              | ± 1.0              | ± 1.0              | μΑ       |
| lcc             | Maximum Quiescent Supply Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA                                                                     | 6.0               | 8                  | 80                 | 160                | μА       |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

<sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur.

 $<sup>\</sup>label{thm:commended} \textbf{Functional operation should be restricted to the Recommended Operating Conditions}.$ 

<sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C

SOIC Package: - 7 mW/°C from 65° to 125°C

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50$ pF, Input $t_f = t_f = 6$ ns)

|                                        |                                                                       |                   | Guaranteed Limit |                 |                 |      |
|----------------------------------------|-----------------------------------------------------------------------|-------------------|------------------|-----------------|-----------------|------|
| Symbol                                 | Parameter                                                             | v <sub>CC</sub>   | – 55 to<br>25°C  | ≤ 85°C          | ≤ 125°C         | Unit |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Chip Select to Output Y (Figures 1 and 5)  | 2.0<br>4.5<br>6.0 | 175<br>35<br>30  | 220<br>44<br>37 | 265<br>53<br>45 | ns   |
| <sup>†</sup> PLH                       | Maximum Propagation Delay, Input A to Output Y (Figures 2 and 5)      | 2.0<br>4.5<br>6.0 | 230<br>46<br>39  | 290<br>58<br>49 | 345<br>69<br>59 | ns   |
| <sup>†</sup> PHL                       |                                                                       | 2.0<br>4.5<br>6.0 | 175<br>35<br>30  | 220<br>44<br>37 | 265<br>53<br>45 |      |
| <sup>†</sup> PLH                       | Maximum Propagation Delay, Latch Enable to Output Y (Figures 3 and 5) | 2.0<br>4.5<br>6.0 | 230<br>46<br>39  | 290<br>58<br>49 | 345<br>69<br>59 | ns   |
| <sup>†</sup> PHL                       |                                                                       | 2.0<br>4.5<br>6.0 | 175<br>35<br>30  | 220<br>44<br>37 | 265<br>53<br>45 |      |
| tTLH,<br>tTHL                          | Maximum Output Transition Time, Any Output (Figures 1 and 5)          | 2.0<br>4.5<br>6.0 | 75<br>15<br>13   | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                             |                   | 10               | 10              | 10              | pF   |

#### NOTES:

- 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).
- 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 70                                      | pF |

<sup>\*</sup>Used to determine the no-load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High–Speed CMOS Data Book (DL129/D).

#### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ )

|                                 |                                                        |                   | Guaranteed Limit   |                    |                    |      |
|---------------------------------|--------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                              | V <sub>CC</sub>   | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>Su</sub>                 | Minimum Setup Time, Input A to Latch Enable (Figure 4) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17    | 125<br>25<br>21    | 150<br>30<br>26    | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Latch Enable to Input A (Figure 4)  | 2.0<br>4.5<br>6.0 | 5<br>5<br>5        | 5<br>5<br>5        | 5<br>5<br>5        | ns   |
| t <sub>W</sub>                  | Minimum Pulse Width, Latch Enable (Figure 3)           | 2.0<br>4.5<br>6.0 | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)        | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

3

#### **SWITCHING WAVEFORMS**



90% tpLH → tTHL OUTPUT Y \_\_\_\_

Figure 1.

Figure 2.

— VALID -

50%

50%

INPUT A

- VALID -

<sup>t</sup>PHL

 $^{\text{VCC}}$ 

GND





Figure 3.

Figure 4.



\* Includes all probe and jig capacitance

Figure 5. Test Circuit

#### **FUNCTION TABLE**

| Latch       | Chip        | Address Inputs |             |             | ıts         | Selected<br>Output       |
|-------------|-------------|----------------|-------------|-------------|-------------|--------------------------|
| Enable      | Select      | А3             | A2          | <b>A</b> 1  | A0          | (High)                   |
| H           | L<br>L      | L<br>L         | L           | L<br>L      | ΙН          | Y0<br>Y1                 |
| Н           | L           | L              | L           | Н           | L           | Y2                       |
| Н           | L           | L              | L<br>H      | Н.          | Н           | Y3<br>Y4                 |
| H<br>H      | L<br>L<br>L | L<br>L<br>L    | H<br>H      | L<br>L<br>H | L<br>H<br>L | Y5<br>Y6                 |
| Н           | L           | L              | Н           | Н           | Н           | Y7                       |
| H<br>H<br>H | L<br>L<br>L | H<br>H<br>H    | L<br>L<br>L | L<br>H<br>H | LHLH        | Y8<br>Y9<br>Y10<br>Y11   |
| H<br>H<br>H | L<br>L<br>L | H H H H        | нннн        | LLHH        | コエコエ        | Y12<br>Y13<br>Y14<br>Y15 |
| Х           | Н           | Х              | Х           | Х           | Х           | All<br>Outputs = L       |
| L           | L           | Х              | Х           | Х           | Х           | Latched<br>Data          |

#### **PIN DESCRIPTIONS**

#### **ADDRESS INPUTS**

#### A0, A1, A2, A3 (Pins 2, 3, 21, 22)

Address Inputs. These inputs are decoded to produce a high level on one of 16 outputs. The inputs are arranged such that A3 is the most–significant bit and A0 is the least–significant bit. The decimal equivalent of the binary input address indicates which of the 16 data outputs, Y0–Y15, is selected.

#### **OUTPUTS**

# Y0 - Y15 (Pins 11, 9, 10, 8, 7, 6, 5, 4, 18, 17, 20, 19, 14, 13, 16, 15)

Active—High Outputs. These outputs produce a high level when selected (Latch Enable = H, Chip Select = L) and are at a low level when not selected.

#### **CONTROL INPUTS**

#### Latch Enable (Pin 1)

Latch Enable Input. A low level on this input stores the data on the Address data inputs in the 4-bit latch. A high level on the Latch Enable input makes the latch transparent and allows the outputs to follow the inputs. Note that the data is latched only while the Latch Enable input is at a low level.

#### Chip Select (Pin 23)

Chip Select Input. A high on this input produces a low level on all outputs, regardless of what appears at the address or Latch Enable inputs. A low level on the Chip Select input allows the selected output to produce a high level.

#### **TIMING DIAGRAM**



#### **EXPANDED LOGIC DIAGRAM**



#### MICROPROCESSOR MEMORY DECODING



#### CODE TO CODE CONVERSION — HEXADECIMAL TO BCD



8

#### **OUTLINE DIMENSIONS**



#### NOTES:

- CHAMFERED CONTOUR OPTIONAL
- DIMENSION L TO CENTER OF LEADS WHEN
  FORMED PARALLEL.
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 4. CONTROLLING DIMENSION: INCH.

|     | INC       | HES   | MILLIN   | IETERS |  |
|-----|-----------|-------|----------|--------|--|
| DIM | MIN       | MAX   | MIN      | MAX    |  |
| Α   | 1.230     | 1.265 | 31.25    | 32.13  |  |
| В   | 0.250     | 0.270 | 6.35     | 6.85   |  |
| С   | 0.145     | 0.175 | 3.69     | 4.44   |  |
| D   | 0.015     | 0.020 | 0.38     | 0.51   |  |
| Е   | 0.050     | BSC   | 1.27 BSC |        |  |
| F   | 0.040     | 0.060 | 1.02     | 1.52   |  |
| G   | 0.100     | BSC   | 2.54 BSC |        |  |
| J   | 0.007     | 0.012 | 0.18     | 0.30   |  |
| K   | 0.110     | 0.140 | 2.80     | 3.55   |  |
| L   | 0.300 BSC |       | 7.62     | BSC    |  |
| M   | 0°        | 15°   | 0°       | 15°    |  |
| N   | 0.020     | 0.040 | 0.51     | 1 01   |  |



#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2 CONTROLLING DIMENSION: MILLIMETER
- 3. DIMENSIONS A AND B DO NOT INCLUDE
- MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  PER SIDE
- 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 15.25  | 15.54  | 0.601 | 0.612 |
| В   | 7.40   | 7.60   | 0.292 | 0.299 |
| С   | 2.35   | 2.65   | 0.093 | 0.104 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.41   | 0.90   | 0.016 | 0.035 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.23   | 0.32   | 0.009 | 0.013 |
| K   | 0.13   | 0.29   | 0.005 | 0.011 |
| M   | 0°     | 8°     | 0 °   | 8°    |
| Р   | 10.05  | 10.55  | 0.395 | 0.415 |
| R   | 0.25   | 0.75   | 0.010 | 0.029 |

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and

How to reach us:

**USA/EUROPE**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

MFAX: RMFAX0@email.sps.mot.com –TOUCHTONE (602) 244–6609 INTERNET: http://Design\_NET.com

JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315

**HONG KONG**: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298



MC74HC4514/D

This datasheet has been download from:

www.datasheetcatalog.com

Datasheets for electronics components.